# ECE 371 Materials and Devices

12/3/19 - Lecture 25
Ch. 10 – MOS Capacitor, Flat-Band Voltage,
Threshold Voltage

### **General Information**

- Homework 8 assigned, due on Thursday 12/5
- Final Exam (Tuesday 12/10, 12:30pm-2:30pm, cumulative but focused on ch. 7,8,10)
- Example final exam posted
- Review session Friday 12/6 at 3:30 pm in CHTM 103. I will record the session and post on the website.
- Reading for next time: 10.3

#### **Threshold Inversion Point**



Figure 10.9 | The energy-band diagram in the p-type semiconductor at the threshold inversion point.

**Maximum Depletion Widths** 

p-type

 $x_{dT} = \left(\frac{4\varepsilon_s \phi_{Fp}}{eN_a}\right)^{\frac{1}{2}}$ 

n-type

$$x_{dT} = \left(\frac{4\varepsilon_s \phi_{Fn}}{eN_d}\right)^{\frac{1}{2}}$$

- <u>Threshold Inversion Point</u>: when the electron concentration at the surface is the same as the hole concentration in the bulk (p-type substrate)
- Occurs when  $e\phi_{\scriptscriptstyle S}=2e\phi_{Fp}$  (p-type) and  $e\phi_{\scriptscriptstyle S}=2e\phi_{Fn}$  (n-type)
- The depletion region width practically reaches a maximum at the threshold inversion point since the electron inversion layer "screens" any additional voltage applied to the gate from adding electric field to the semiconductor

#### **Threshold Inversion Point**



Figure 10.10 | The energy-band diagram in the n-type semiconductor at the threshold inversion point.



Figure 10.11 | Maximum induced space charge region width versus semiconductor doping.

- Similar condition exists for n-type substrates ( $e\phi_s=2e\phi_{Fn}$ ) when the hole concentration at the surface becomes equal to the electron concentration in the bulk
- The depletion width is inversely proportional to the square root of the doping concentration

# **Surface Charge Density**



Figure 10.12 | Electron inversion charge density as a function of surface potential.

• How does the surface charge density  $(n_s)$  change as a function of change in surface potential  $(\Delta \phi_s)$ ?

$$n_{\scriptscriptstyle S} = n_{\scriptscriptstyle St} exp\left(rac{\Delta\phi_{\scriptscriptstyle S}}{V_t}
ight)$$
 surface charge density

- $\Delta\phi_s$  is the change in surface potential beyond the threshold inversion point
- $n_{st}$  is the surface electron density at the threshold inversion point
- Inversion charge density increases very rapidly with a small increase in surface potential
- Screens gate charge → depletion width constant beyond inversion

- In the previous band diagram drawings for accumulation, inversion, and depletion, we assumed the MOS structure was "ideal," meaning:
  - 1. The work functions in the metal and semiconductor were the same
  - 2. There was no charge within or at the surface of the oxide
- As a result, the energy bands in the semiconductor were flat under zero gate bias (see Figures 10.4 and 10.7, for example)
- In reality under non-ideal conditions, the work functions may be different and charges may exist within the oxide
- Under non-ideal conditions there will be band bending within the semiconductor near the oxide surface even under zero bias
- The shape of the band bending depends upon the sign of  $\phi_m \phi_{semi}$
- This band bending is important in determining the sign of the voltage that must be applied to reach flat band

# Important Terminology

- <u>Vacuum Level</u>: the minimum energy an electron must posses to completely free itself from the material
- Work Function  $(\phi)$ : energy difference between the vacuum level and the Fermi energy
  - For metals  $\phi_m$  is an invariant material constant  $\varrho \phi_m$
  - For semiconductors,  $\phi_{semi}$  depends upon doping  $e \phi_s$
- Electron Affinity ( $\chi$ ): the difference between the vacuum level and the conduction band energy
- Modified Metal Work Function  $(\phi_m')$ : the potential required to inject an electron from the metal into the conduction band of the oxide
- Modified Electron Affinity  $(\chi')$ : the difference between the conduction band energy at the semiconductor surface and the conduction band energy at the oxide surface
- $V_{ox0}$ : the potential difference across the oxide at zero bias. Not necessarily zero.
- $\phi_{s0}$ : potential at the surface at zero bias

#### **Work Function Difference**



- Under non-ideal conditions there is surface band bending even at zero gate bias
- Fermi levels must align between metal, oxide, and semiconductor
- Since  $\phi_m \phi_{semi}$  are constants, the vacuum level energy must change
- The band bending at the surface depends upon the oxide charge and the metalsemiconductor work function difference ( $\phi_{ms} = \phi_m - \phi_{semi}$ )

#### **Work Function Difference**



**Figure 10.16** | Metal–semiconductor work function difference versus doping for aluminum, gold, and n<sup>-</sup> and p<sup>-</sup> polysilicon gates.

(From Sze [17] and Werner [20].)

- The direction of the band bending depends upon the sign of  $\phi_{ms}$
- The sign depends upon the gate and semiconductor materials and the semiconductor doping type and concentration

p-type 
$$\phi_{ms} = \phi_m' - \left(\chi' + \frac{E_g}{2} + \phi_{Fp}\right)$$

$$\phi_{ms} = \phi'_m - \left(\chi' + \frac{E_g}{2} - \phi_{Fn}\right)$$

need neg (-Vg) work fund (-Vg) look at doping (x axis) (y axis 2 look at metal Value, Oms < 0 not slope)! need pos work funct. (+Vg) to reach flatband oms >0 Eri > Er p-type fixed charge Flat band condition at interface S  $V_{FB} = \phi_{MS} - \frac{Qss'}{Cox}$ (voltage drop in oxide)

(flatband voltage)

assuming charge

in oxide

## Flat-Band Voltage



Figure 10.17 | Energy-band diagram of a MOS capacitor at flat band.



Figure 10.18 | Charge distribution in a MOS capacitor at flat band.

- <u>Flat-Band Voltage</u>: applied bias required such that there is no band bending in the semiconductor
- Bias needed to counteract  $V_{ox0} + \phi_{ms}$
- If the oxide has some fixed charge  $(Q_{ss}')$  at the oxide-semiconductor interface, the flat-band voltage is given by

$$V_{FB} = \phi_{ms} - \frac{Q_{ss}'}{C_{ox}}$$

- $C_{ox}$  is the capacitance per unit area in the oxide
- With no charge in the oxide, the flat-band voltage is equal to the difference in work functions between the metal and semiconductor

# Threshold Voltage



Threshold Voltage: applied gate bias required to achieve the threshold inversion point  $(e\phi_s = 2e\phi_{Fp} \text{ (p-type)})$ 

- Can be positive or negative
- Threshold voltage is a function of semiconductor doping, oxide charge, oxide thickness and dielectric constant



Figure 10.20 | Energy-band diagram through the MOS structure with a positive applied gate bias.

the threshold inversion point.

Threshold voltage to invert an electron channel on a particle could be substrate:  $V_{TN} = (|Q_{SD}'(max)| - Q_{SS}') \left(\frac{t_{ox}}{\varepsilon_{ox}}\right) + \phi_{ms} + 2\phi_{Fp}$ 

Threshold voltage to invert a hole channel on an n-type substrate:

$$V_{TP} = (-|Q_{SD}'(max)| - Q_{SS}') \left(\frac{t_{ox}}{\varepsilon_{ox}}\right) + \phi_{ms} - 2\phi_{Fn}$$

# Example 10.4

#### **EXAMPLE 10.4**

Objective: Calculate the threshold voltage of a MOS system using an aluminum gate.

Consider a p-type silicon substrate at T = 300 K doped to  $N_a = 10^{15}$  cm<sup>-3</sup>. Let  $Q'_{ss} = 10^{10}$  cm<sup>-2</sup>,  $t_{ar} = 12$  nm = 120 Å, and assume the oxide is silicon dioxide.

#### **■ Solution**

From Figure 10.16, we find  $\phi_{ms} \cong -0.88$  V. The other parameters are

$$\phi_{fp} = V_r \ln \left( \frac{N_a}{n_i} \right) = (0.0259) \ln \left( \frac{10^{15}}{1.5 \times 10^{10}} \right) = 0.2877 \text{ V}$$

and

$$x_{dT} = \left\{ \frac{4\epsilon_s \, \phi_{fp}}{eN_a} \right\}^{1/2} = \left\{ \frac{4(11.7)(8.85 \times 10^{-14})(0.2877)}{(1.6 \times 10^{-19})(10^{15})} \right\}^{1/2} = 8.63 \times 10^{-5} \, \text{cm}$$

Then

$$|Q_{SD}'(\max)| = eN_a x_{dT} = (1.6 \times 10^{-19})(10^{15})(8.63 \times 10^{-5}) = 1.381 \times 10^{-8} \text{ C/cm}^2$$

The threshold voltage is now found to be

$$V_{TN} = \left( |Q'_{SD}(\text{max})| - Q'_{ss} \right) \left( \frac{t_{ox}}{\epsilon_{ox}} \right) + \phi_{ms} + 2\phi_{fp}$$

$$= \left[ (1.381 \times 10^{-8}) - (10^{10})(1.6 \times 10^{-19}) \right] \cdot \left[ \frac{120 \times 10^{-8}}{(3.9)(8.85 \times 10^{-14})} \right]$$

$$+ (-0.88) + 2(0.2877)$$

or

$$V_{TN} = -0.262 \text{ V}$$

#### Comment

In this example, the semiconductor is fairly lightly doped, which, in conjunction with the positive charge in the oxide and the work function difference, is sufficient to induce an electron inversion layer charge even with zero applied gate voltage. This condition makes the threshold voltage negative.

**EXAMPLE 10.4** 

Objective: Calculate the threshold voltage of a MOS system using an aluminum gate. Consider a p-type silicon substrate at T = 300 K doped to  $N_a = 10^{15}$  cm<sup>-3</sup>. Let  $Q'_{ss} = 10^{10}$  cm<sup>-2</sup>,  $t_{ox} = 12$  nm = 120 Å, and assume the oxide is silicon dioxide.

p-type Al Na=10<sup>18</sup>cm<sup>-3</sup> Q'ss=10<sup>10</sup>cm<sup>-2</sup>  $t_{ox} = 12nm = 120 \times 10^{-8}$ cm

55= 10 CM

VTN = ( Q'so(max) | - Qss') (tox ex) + pms + 2p FP

D Find Oms from Fig 10.16

Al (pSi) → -0.88V

if no charge in ox, this is our VFB

@ Find OFP

 $\Phi_{Fr} = \frac{kT}{e} ln \left( \frac{Na}{ni} \right) = 0.0259 ln \left( \frac{10^{16}}{1.5 \times 10^{10}} \right) = 0.287 V$ 

3) Find  $|Q_{SD}(max)|$  $|Q_{SD}(max)| = eNa \times dt$ 

 $x_{dT} = \left(\frac{4\epsilon_s \, \Phi_{Fp}}{e \, \text{Na}}\right)^{\frac{1}{2}}$  $= 8.62 \times 10^{-5} \, \text{cm}$ 

 $|Q_{5D}(Max)| = (1.6 \times 10^{19} \text{ c})(10^{5} \text{ cm}^{-3})(8.62 \times 10^{5} \text{ cm})$ = 1.379 × 10 3 cm<sup>2</sup>

(1.379 × 10 = (1.379 × 10 = cm²) | - 10 cm² × 1.6 × 10 c)...

$$\left(\frac{120 \times (0^{-8} \text{ cm})}{(3.9)(8.85 \times 10^{-14})} + (-0.88 \text{ V}) + 2(0.287 \text{ V})\right)$$

$$= -0.264 \text{ V}$$





# FET Modes of Operation

- <u>nMOS</u> (n-channel on p-substrate)
  - $V_T$  < 0 → **depletion mode (on at V\_G = 0)**. Need to apply a negative bias to turn the channel "off".
  - $V_T > 0$  → enhancment mode (off at  $V_G = 0$ ). Need to apply a positive bias to turn the channel "on".
- pMOS (p-channel on n-substrate)
  - $V_T$  < 0 → enhancement mode (off at  $V_G$  = 0). Need to apply a negative bias to turn the channel "on".
  - $V_T > 0$  → depletion mode (on at  $V_G = 0$ ). Need to apply a positive bias to turn the channel "off".
- Whether a device is enhancement mode or depletion mode depends upon the inherent surface band bending, which depends upon the doping,  $\phi_{ms}$ , and the oxide thickness, charge, and dielectric constant

# **FET Modes of Operation**



Figure 10.21 | Threshold voltage of an n-channel MOSFET versus the p-type substrate doping concentration for various values of oxide trapped charge ( $t_{ox} = 500 \text{ Å}$ , aluminum gate).



Figure 10.22 | Threshold voltage of a p-channel MOSFET versus the n-type substrate doping concentration for various values of oxide trapped charge ( $t_{ox} = 500 \text{ Å}$ , aluminum gate).

- Achieving enhancement mode in nMOS requires high doping
- pMOS devices are almost always enhancement mode
- Enhancement mode is preferred for switching applications. Since the device is normally off at  $V_G = 0$  there will be less leakage current (power dissipation in the off state).
- Depletion mode devices used as load resistors in logic circuits
- (100) silicon, poly-silicon gates, and ion implantation are all techniques to achieve enhancement-mode nMOS